#### **ARTY Architecture**



### **UART Address Mapping and Characteristics**

| Peripherals | AXI-Lite<br>Base Address | Depth<br>(Bytes) | BAUD<br>RATE | Number of<br>Data bits | Parity |
|-------------|--------------------------|------------------|--------------|------------------------|--------|
| UART 1      | 0x4000_0000              | 0x10000          | 9600         | 8                      | None   |
| UART1_FC*   | 0x4001_0000              | 0x10000          | -            | -                      | -      |
| UART 2      | 0x4002_0000              | 0x10000          | 38400        | 8                      | None   |
| UART2_FC*   | 0x4003_0000              | 0x10000          | -            | -                      | -      |
| UART_STDIO  | 0x4060_0000              | 0x10000          | 9600         | 8                      | None   |

Implemented using GPIO IP core. RTS is connected in port 1 (Write only), CTS in port 2 (Read only). More information:

http://www.xilinx.com/support/documentation/ip\_documentation/axi\_gpio/v2\_0/pg144-axi-gpio.pdf

# **UART 1 and UART 2 Registers**

| UART 1/2  | Data Size<br>(bits) | Depth | Access<br>Permission | Address<br>Offset | Interconnect |
|-----------|---------------------|-------|----------------------|-------------------|--------------|
| RECV_FIFO | 32                  | 16    | R                    | 0x0000000         | AXI lite     |
| TRAN_FIFO | 32                  | 16    | w                    | 0x0000004         | AXI lite     |
| STAT_REG  | 32                  | 1     | R                    | 0x00000008        | AXI lite     |
| CONT_REG  | 32                  | 1     | W                    | 0x000000C         | AXI lite     |

#### More information in:

http://www.xilinx.com/support/documentation/ip\_documentation/axi\_uartlite/v2\_0/pg142-axi-uartlite.pdf

## Pin Locations (Pmod\_USB\_UART)

| UART 2 | ARTY PIN   | PmodUSBUART<br>Pin |
|--------|------------|--------------------|
| стѕ    | JA1        | 1                  |
| Tx     | JA2        | 2                  |
| Rx     | JA3        | 3                  |
| RTS    | JA4        | 4                  |
|        | GND        | 5                  |
|        | VCC (3.3V) | 6                  |

Digilent PmodUSBUART use the new signal assignment convention. More information in: <a href="https://digilentinc.com/Products/Detail.cfm?NavPath=2,401,928&Prod=PMOD-USB-UART">https://digilentinc.com/Products/Detail.cfm?NavPath=2,401,928&Prod=PMOD-USB-UART</a>

## Pin Locations (RS232\_PMODs)

| UART 2 | Zedboard PIN | Pmod RS232<br>Pin |
|--------|--------------|-------------------|
| стѕ    | JD1          | 1                 |
| RTS    | JD2          | 2                 |
| Rx     | JD3          | 3                 |
| Tx     | JD4          | 4                 |
|        | GND          | 5                 |
|        | VCC (3.3V)   | 6                 |

### **AXI Timers**

| Peripherals | AXI-Lite<br>Base Address | Depth<br>(Bytes) | Input clock<br>Frequency |
|-------------|--------------------------|------------------|--------------------------|
| Timer_0     | 0x41C0_0000              | 0x10000          | 100 MHz                  |
| Timer_1     | 0x41C1_0000              | 0x10000          | 100 MHz                  |
| Timer_2     | 0x41C2_0000              | 0x10000          | 100 MHz                  |

#### More information in:

http://www.xilinx.com/support/documentation/ip\_documentation/axi\_timer/v2\_0/pg079-axi-timer.pdf

## **Reference Setup**



### Συνδεσμολογία



#### **Additional Documentation**

Digilent ARTY

https://reference.digilentinc.com/doku.php?id=arty

Xilinx SDK User Guide

http://www.xilinx.com/support/documentation/sw\_manuals/xilinx2014\_4/SDK\_Doc/index.html

MicroBlaze version 9.5

http://www.xilinx.com/support/documentation/sw\_manuals/xilinx2014\_4/ug984-vivado-microblaze-ref.pdf

- AXI Interrupt Controller version 4.1
  - http://www.xilinx.com/support/documentation/ip documentation/axi intc/v4 1/pg099-axi-intc.pdf
- AXI UARTIite version 2.0

http://www.xilinx.com/support/documentation/ip\_documentation/axi\_uartlite/v2\_0/pg142-axi-uartlite.pdf

- AXI GPIO version 2.0
  - http://www.xilinx.com/support/documentation/ip\_documentation/axi\_gpio/v2\_0/pg144-axi-gpio.pdf
- AXI Timer version 2.0

http://www.xilinx.com/support/documentation/ip documentation/axi timer/v2 0/pg079-axi-timer.pdf